# AN11996 QN908x Hardware Design Considerations Rev. 1.3 — April 2018 Table 1. Document information | Info | Content | |----------|----------------------------------------------------------------------------------------| | Keywords | QN908x, BLE, clock, power supply, PCB layout, DC-DC | | Abstract | This application note describes the board design considerations for QN9080 and QN9083. | Table 2. Revision history | Rev | Date | Description | |-----|----------|-----------------------------------------------| | 0.1 | 20160823 | Initial version. | | 0.2 | 20160902 | Updated the clock source name. | | 1.0 | 20170614 | Public release. | | 1.1 | 20171110 | Updated <u>Table 9</u> . | | 1.2 | 20180102 | Various small updates. | | 1.3 | 20180404 | Updated <u>Section 5.4.1, "Square wave"</u> . | # **Contact information** For additional information, please visit: <a href="www.nxp.com">www.nxp.com</a> ### 1. Introduction QN908x is an ultra-low power, high-performance, and highly-integrated Bluetooth v5.0 Low Energy (BLE) solution for Bluetooth Smart applications. It integrates a BLE radio, controller, protocol stack, and profile software on a single chip, providing a flexible and easy-to-use BLE SoC solution. It also includes a high-performance MCU (32-bit ARM\* Cortex\*-M4F), on-chip memory, and peripherals to develop a truly single-chip wireless MCU solution. # 2. System block diagram The QN908x SoC includes the ARM Cortex-M4F core, the BLE 5.0 IP stack, and abundant peripherals. Fig 1. QN908x chip block diagram # 3. Pin diagram and pin mux QN908x offers two packages, while QN9080 has the HVQFN48 6x6 mm package and QN9083 has the WLCSP 3.2x3.2 mm package. ### 3.1 QN9080 HVQFN48 pin diagram Fig 2. QN9080 pin diagram # 3.2 QN9080 QFN48 pin mux Table 3. QN9080 pin mux | | | | | i able 3. | MIAAAAA | pili iliux | | | |----------|-----------|--------------|----------------|------------------|---------------|-------------------------|------------------------|----------------| | PIN_CTRL | Name | FUNC0 | FUNC1 | FUNC2 | FUNC3 | FUNC4 | FUNC5 | FUNC6 | | [2-0] | PA00 | GPIOA0(I/O) | ADCO (A) | PWM_OUTO(0) | TIMO_CAPO(I) | FCO_RTS_SCL_SSEL1(I/0) | FC2_SSEL3(I/0) | WLAN_TX(I) | | [5-3] | PA01 | GPIOA1(I/O) | ADC1 (A) | PWM_OUT1(0) | TIMO_CAP1(I) | FCO_CTS_SDA_SSELO(I/O) | FC2_SSEL2(I/0) | WLAN_RX(I) | | [8-6] | PA02 | GPIOA2(I/O) | QDECO_A(I) | PWM_OUT2(0) | TIMO_OUTO(0) | CHRG_SDA (I/O) | FC2_RTS_SCL_SSEL1(I/0) | RX_EN(0) | | [11-9] | PA03 | GPIOA3(I/O) | QDECO_B(I) | PWM_OUT3(0) | TIMO_OUT1(0) | CHRG_SCL (0) | FC2_CTS_SDA_SSELO(I/0) | TX_EN (0) | | [14-12] | PA04 | GPIOA4(I/O) | ADC2 (A) | PWM_OUT4(0) | TIMO_OUTO(0) | FCO_TXD_SCL_MISO(I/O) | FC2_RXD_SDA_MOSI(I/0) | QSPI_DATO(I/O) | | [17-15] | PA05 | GPIOA5(I/O) | ADC3 (A) | PWM_OUT5(0) | TIMO_OUT1(0) | FCO_RXD_SDA_MOSI(I/O) | FC2_TXD_SCL_MISO(I/O) | QSPI_DAT1(I/0) | | [20-18] | PA06 | GPIOA6(I/O) | VBG_EXCAP (A) | PWM_OUT3(0) | TIMO_OUT2(0) | FC1_RTS_SCL_SSEL1 (I/0) | BLE_PTIO(0) | QSPI_SCK(0) | | [23-21] | PA07 | GPIOA7(I/O) | VREF_EXT (A) | PWM_OUT2(0) | TIM1_CAPO(I) | FC1_CTS_SDA_SSELO(I/O) | BLE_PTI1(0) | QSPI_nCS(0) | | [26-24] | PA08 | GPIOA8(I/O) | ADC4 (A) | PWM_INO(I) | TIM1_CAP1(I) | FC1_TXD_SCL_MISO(I/0) | BLE_PTI2(0) | QSPI_DAT2(I/0) | | [29-27] | PA09 | GPIOA9(I/O) | ADC5 (A) | PWM_IN1(I) | TIM1_OUTO (0) | FC1_RXD_SDA_MOSI(I/0) | BLE_PTI3(0) | QSPI_DAT3(I/0) | | [32-30] | PA10 | GPIOA10(I/O) | ADC6 (A) | PWM_IN2(I) | TIM1_OUT1(0) | FC1_SCK(I/O) | ACMPO_OUT (0) | BLE_TX(0) | | [35-33] | PA11 | GPIOA11(I/O) | ADC7 (A) | PWM_IN3(I) | TIM1_OUT2(0) | FC2_SSEL2(I/0) | ACMP1_OUT(0) | BLE_RX(0) | | [38-36] | PA12 | GPIOA12(I/O) | CHRG_SCL (0) | PWM_OUT5(0) | ACMPO_OUT (0) | FC1_TXD_SCL_MISO(I/0) | DACO(0) | ANTENA (0) | | [41-39] | PA13 | GPIOA13(I/O) | CHRG_SDA(I/O) | PWM_OUT4(0) | ACMP1_OUT(0) | FC1_RXD_SDA_MOSI(I/0) | FC3_RTS_SCL_SSEL1(I/0) | EXPA (0) | | [44-42] | PA14 | GPIOA14(I/O) | CSO/ANA_TPO(A) | ANTENA (0) | TIM2_CAPO(I) | FCO_RTS_SCL_SSEL1(I/0) | FC3_CTS_SDA_SSELO(I/0) | QDEC1_A(I) | | [47-45] | PA15 | GPIOA15(I/O) | CS1/ANA_TP1(A) | PWM_OUTO(0) | TIM2_CAP1(I) | FCO_CTS_SDA_SSELO(I/O) | FC3_SCK(I/0) | QDEC1_B(I) | | [50-48] | PA16 | GPIOA16(I/O) | CS2/ANA_TP2(A) | PWM_OUT1(0) | TIM2_OUTO(0) | FCO_TXD_SCL_MISO(I/O) | FC3_RXD_SDA_MOSI(I/0) | QDECO_A(I) | | [53-51] | PA17 | GPIOA17(I/O) | CS3/ANA_TP3(A) | DACO(0) | TIM2_OUT1(0) | FCO_RXD_SDA_MOSI(I/O) | FC3_TXD_SCL_MISO(I/O) | QDECO_B(I) | | [56-54] | PA18 | GPIOA18(I/O) | CS4 (A) | PWM_OUT3(0) | TIM2_OUT2(0) | FCO_SCK(I/O) | FC3_SSEL2(I/0) | BLE_SYNC(0) | | [59-57] | PA19 | GPIOA19(I/O) | CS5 (A) | PWM_OUT2(0) | EXPA (0) | FCO_SCK(I/O) | FC3_SSEL3(I/0) | BLE_IN_PROC(0) | | [62-60] | PA20 | GPI0A20(I/0) | QDEC1_A(I) | PWM_OUT1(0) | TIM2_OUTO(0) | SW0 (0) | FC1_RTS_SCL_SSEL1(I/0) | QSPI_SCK(0) | | [65-63] | PA21 | GPIOA21(I/O) | QDEC1_B(I) | PWM_OUTO(0) | TIM2_OUT1(0) | FC2_SSEL3(I/0) | FC1_CTS_SDA_SSEL0(I/0) | QSPI_nCS(0) | | [68-66] | PA22 | SWCLK(I) | GPIOA22(I/O) | PWM_IN2(I) | TIM3_OUTO(0) | FC2_CTS_SDA_SSELO(I/0) | FC3_SSEL3(I/0) | QDEC1_A(I) | | [71-69] | PA23 | SWDAT (I/O) | GPI0A23(I/0) | PWM_IN3(I) | TIM3_OUT1(0) | FC2_RTS_SCL_SSEL1 (I/0) | FC3_SSEL2(I/0) | QDEC1_B(I) | | [74-72] | PA24 | GPIOA24(I/O) | ACMPON/CS6 (A) | SWD_TRACEDATO(0 | TIM3_CAPO(I) | RX_EN(0) | FC3_RTS_SCL_SSEL1(I/0) | QSPI_DATO(I/O) | | [77-75] | PA25 | GPIOA25(I/O) | ACMPOP/CS7(A) | SWD_TRACEDAT1(0 | TIM3_CAP1(I) | TX_EN(0) | FC3_CTS_SDA_SSELO(I/0) | QSPI_DAT1(I/0) | | [80-78] | PA26 | GPI0A26(I/0) | USB_DP (A) | PWM_INO(I) | TIM1_OUTO (0) | FC2_RXD_SDA_MOSI(I/0) | QDECO_A(I) | BLE_SYNC (0) | | [83-81] | PA27 | GPI0A27(I/0) | USB_DM(A) | PWM_IN1(I) | TIM1_OUT2(0) | FC2_TXD_SCL_MISO(I/0) | QDECO_B(I) | BLE_IN_PROC(0) | | [86-84] | | GPI0A28(I/0) | CLK_AHB(0) | SWD_TRACECLK (0) | RTC_CAP(I) | FC1_SCK(I/0) | DACO(0) | QSPI_nCS(0) | | [89-87] | PA29 | GPI0A29(I/0) | ACMP1N(A) | SWD_TRACEDAT2(0 | TIM3_OUTO(0) | FC2_SCK(I/0) | FC3_TXD_SCL_MISO(I/O) | QSPI_DAT2(I/0) | | [92-90] | PA30 | GPI0A30(I/0) | ACMP1P(A) | SWD_TRACEDAT3 (0 | TIM3_OUT1(0) | FC2_SCK(I/0) | FC3_RXD_SDA_MOSI(I/0) | QSPI_DAT3(I/O) | | [95-93] | PA31 | GPI0A31(I/0) | | RTC_CAP(I) | TIM3_OUT2(0) | SW0 (0) | FC3_SCK(I/O) | QSPI_SCK(0) | | | | GPI0B0(I/0) | XTAL32_OUT | | | | | | | | PB01 | GPI0B1(I/0) | XTAL32_IN | | | | | | | | B00T_mode | GPI0B2(I/0) | ANTENA (0) | | | | | | # 3.3 QN9083 WLCSP pin diagram Fig 3. QN9083 pin diagram # 3.4 QN9083 WLCSP pin mux Table 4. QN9083 pin mux | | | | | Table 4. | GIASOOS | JIII IIIUX | | | |----------|-----------|--------------|----------------|-----------------|--------------|-------------------------|-------------------------|----------------| | PIN_CTRL | Name | FUNC0 | FUNC1 | FUNC2 | FUNC3 | FUNC4 | FUNC5 | FUNC6 | | [2-0] | PA00 | GPIOA0(I/O) | ADCO (A) | PWM_OUTO(0) | TIMO_CAPO(I) | FCO_RTS_SCL_SSEL1(I/0) | FC2_SSEL3(I/0) | WLAN_TX(I) | | [5-3] | PA01 | GPIOA1(I/O) | ADC1 (A) | PWM_OUT1(0) | TIMO_CAP1(I) | FCO_CTS_SDA_SSELO(I/O) | FC2_SSEL2(I/0) | WLAN_RX(I) | | [14-12] | PA04 | GPIOA4(I/O) | ADC2 (A) | PWM_OUT4(0) | TIMO_OUTO(0) | FCO_TXD_SCL_MISO(I/O) | FC2_RXD_SDA_MOSI(I/0) | QSPI_DATO(I/O) | | [17-15] | PA05 | GPIOA5(I/O) | ADC3 (A) | PWM_OUT5(0) | TIMO_OUT1(0) | FCO_RXD_SDA_MOSI(I/O) | FC2_TXD_SCL_MISO(I/0) | QSPI_DAT1(I/0) | | [20-18] | PA06 | GPIOA6(I/O) | VBG_EXCAP (A) | PWM_OUT3(0) | TIMO_OUT2(0) | FC1_RTS_SCL_SSEL1 (I/0) | BLE_PTIO(0) | QSPI_SCK(0) | | [23-21] | PA07 | GPIOA7 (I/O) | VREF_EXT (A) | PWM_OUT2(0) | TIM1_CAPO(I) | FC1_CTS_SDA_SSEL0(I/0) | BLE_PTI1(0) | QSPI_nCS(0) | | [26-24] | PA08 | GPIOA8(I/O) | ADC4 (A) | PWM_INO(I) | TIM1_CAP1(I) | FC1_TXD_SCL_MISO(I/0) | BLE_PTI2(0) | QSPI_DAT2(I/O) | | [29-27] | PA09 | GPIOA9(I/O) | ADC5 (A) | PWM_IN1(I) | TIM1_OUTO(0) | FC1_RXD_SDA_MOSI(I/0) | BLE_PTI3(0) | QSPI_DAT3(I/0) | | [32-30] | PA10 | GPIOA10(I/O) | ADC6 (A) | PWM_IN2(I) | TIM1_OUT1(0) | FC1_SCK (I/0) | ACMPO_OUT (0) | BLE_TX(0) | | [35-33] | PA11 | GPI0A11(I/0) | ADC7 (A) | PWM_IN3(I) | TIM1_OUT2(0) | FC2_SSEL2(I/0) | ACMP1_OUT(0) | BLE_RX(0) | | [44-42] | PA14 | GPIOA14(I/O) | CSO/ANA_TPO(A) | ANTENA (0) | TIM2_CAPO(I) | FCO_RTS_SCL_SSEL1 (I/0) | FC3_CTS_SDA_SSELO(I/O) | QDEC1_A(I) | | [47-45] | PA15 | GPIOA15(I/O) | CS1/ANA_TP1(A) | PWM_OUTO(0) | TIM2_CAP1(I) | FCO_CTS_SDA_SSELO(I/O) | FC3_SCK(I/0) | QDEC1_B(I) | | [50-48] | PA16 | GPI0A16(I/0) | CS2/ANA_TP2(A) | PWM_OUT1(0) | TIM2_OUTO(0) | FCO_TXD_SCL_MISO(I/O) | FC3_RXD_SDA_MOSI(I/0) | QDECO_A(I) | | [53-51] | PA17 | GPIOA17(I/O) | CS3/ANA_TP3(A) | DACO(0) | TIM2_OUT1(0) | FCO_RXD_SDA_MOSI(I/O) | FC3_TXD_SCL_MISO(I/0) | QDECO_B(I) | | [56-54] | PA18 | GPI0A18(I/0) | CS4 (A) | PWM_OUT3(0) | TIM2_OUT2(0) | FCO_SCK(I/O) | FC3_SSEL2(I/0) | BLE_SYNC(0) | | [59-57] | PA19 | GPIOA19(I/O) | CS5 (A) | PWM_OUT2(0) | EXPA (0) | FCO_SCK(I/O) | FC3_SSEL3(I/0) | BLE_IN_PROC(0) | | [68-66] | PA22 | SWCLK(I) | GPI0A22(I/0) | PWM_IN2(I) | TIM3_OUTO(0) | FC2_CTS_SDA_SSELO(I/0) | FC3_SSEL3(I/0) | QDEC1_A(I) | | [71-69] | PA23 | SWDAT(I/O) | GPIOA23(I/O) | PWM_IN3(I) | TIM3_OUT1(0) | FC2_RTS_SCL_SSEL1 (I/0) | FC3_SSEL2(I/0) | QDEC1_B(I) | | [74-72] | PA24 | GPIOA24(I/O) | ACMPON/CS6 (A) | SWD_TRACEDATO(0 | TIM3_CAPO(I) | RX_EN(0) | FC3_RTS_SCL_SSEL1 (I/0) | QSPI_DATO(I/O) | | [77-75] | PA25 | GPIOA25(I/O) | ACMPOP/CS7(A) | SWD_TRACEDAT1(0 | TIM3_CAP1(I) | TX_EN(0) | FC3_CTS_SDA_SSELO(I/O) | QSPI_DAT1(I/0) | | [80-78] | PA26 | GPI0A26(I/0) | USB_DP (A) | PWM_INO(I) | TIM1_OUTO(0) | FC2_RXD_SDA_MOSI(I/0) | QDECO_A(I) | BLE_SYNC(0) | | [83-81] | PA27 | GPI0A27(I/0) | USB_DM(A) | PWM_IN1(I) | TIM1_OUT2(0) | FC2_TXD_SCL_MISO(I/0) | QDECO_B(I) | BLE_IN_PROC(0) | | [89-87] | PA29 | GPI0A29(I/0) | ACMP1N(A) | SWD_TRACEDAT2(0 | TIM3_OUTO(0) | FC2_SCK (I/0) | FC3_TXD_SCL_MISO(I/0) | QSPI_DAT2(I/0) | | [92-90] | PA30 | GPI0A30(I/0) | ACMP1P(A) | SWD_TRACEDAT3(0 | TIM3_OUT1(0) | FC2_SCK (I/0) | FC3_RXD_SDA_MOSI(I/0) | QSPI_DAT3(I/O) | | [95-93] | PA31 | GPI0A31(I/0) | DAC (A) | RTC_CAP(I) | TIM3_OUT2(0) | SWO (0) | FC3_SCK(I/0) | QSPI_SCK(0) | | | PB00 | GPI0B0(I/0) | XTAL32_OUT | | | | | | | | PB01 | GPI0B1(I/0) | XTAL32_IN | | | | | | | | B00T_mode | GPI0B2(I/0) | ANTENA (0) | | | | | | # 4. Chip power supply # 4.1 Power supply pins description QN908x has four pins for the power supply input. Table 5. Power descriptions | Pin name | Description | |----------|---------------------------------------------------------------| | VCC | Chip power supply for the PMU (power management unit) and IOs | | VDD1 | Chip power supply for the digital core | | VDD2 | Chip power supply for the RF blocks | | VDD3 | Chip power supply for the analog blocks | For the power supply, - VCC is the basic power supply for the PMU and the IOs. Its voltage can range from 1.8 V to 3.6 V. - VDD1 is the power supply for the internal core and digital blocks. Its voltage can range from 1.3 V to 3.6 V. - VDD2 is the power supply for the internal RF blocks. Its voltage can range from 1.3 V to 3.6 V. - VDD3 is the power supply for the internal analog blocks. Its voltage can range from 1.3 V to 3.6 V. To improve power stability, the VCC pin should have a 4.7- $\mu$ F capacitor connected in parallel with a 0.1- $\mu$ F capacitor. The VDD1, VDD2, and VDD3 pins should have a 0.1- $\mu$ F capacitor connected. # 4.2 Integrated DC-DC To reduce power consumption, QN908x has an integrated DC-DC block, which can transform the voltage from VCC to 1.3 V and supply it to VDD1, VDD2, and VDD3. The DC-DC block outputs at the IDC pin and needs a 10- $\mu$ H inductor together with a 10-nH inductor in series, as well as a 1- $\mu$ F capacitor. To disable the DC-DC function easily, there is an integrated switch which can connect VCC to IDC directly and is controlled by a software register. Fig 4. Power supply with an integrated DC-DC converter If you decide to save the inductors by disabling the internal DC-DC, the VDD1, VDD2, and VDD3 can connect to VCC directly and the IDC pin should be floating. Fig 5. Power supply without an integrated DC-DC converter ### 4.3 DC-DC circuit The DC-DC circuit needs external inductors and an output capacitor. Both the inductors and the output capacitor should be low-ESR. The inductors and the capacitor affect the DC-DC oscillating frequency. A $10-\mu H$ inductor and a $1-\mu F$ output capacitor result in a better efficiency of the DC-DC. The inductor's actual value may change with the current, especially when the current starts to saturate the inductor with magnetic. Select an inductor with a sufficient current limitation. <u>Table 6</u> lists the verified components and their part numbers. Table 6. Verified DC-DC inductor part number | Vendor | Part number | Inductor value | |--------|----------------|----------------| | Murata | LQH2MCN100M52L | 10 μΗ | | Murata | LQM21FN100M70L | 10 μΗ | | TDK | MLZ2012M100W | 10 μΗ | ### 5. Clock QN908x needs two clocks to run. The high-frequency clock serves the MCU and peripherals. The BLE block and IP clocks are derived from the high-frequency clock. The low-frequency clock is the sleep clock which is used as the RTC timer source during the MCU power-down period. # 5.1 16/32-MHz crystal oscillator (XTAL) and 32-MHz freely running oscillator (OSC32M) There are two high-frequency sources available for QN908x. The first one is the external crystal (called XTAL) and the second is derived from the internal RC oscillator (called OSC32M). XTAL accepts only 16-MHz and 32-MHz crystals. QN908x integrates the load capacitor inside. Its adjusting range is 5 pF $\sim$ 27.05 pF with a 0.33-pF pre-step. This integrated capacitor is controlled by a 6-bit register. If you enable the extra addition load capacitor option, the load capacitor adjusting range is 10 pF $\sim$ 32.05 pF. The equivalent capacitor adjusting range is 2.5 pF $\sim$ 13.525 pF and 5 pF $\sim$ 16.025 pF. Table 7. XTAL integrated load capacitors' parameters | Extra addition capacitor option | Capacitor range for the crystal | Capacitor pre-step for each | Equivalent load capacitor | |---------------------------------|---------------------------------|-----------------------------|---------------------------| | NO | 5 pF ~ 27.05 pF | 0.33 pF | 2.5 pF ~ 13.525 pF | | YES | 10 pF ~ 32.05 pF | 0.33 pF | 5 pF ~ 16.025 pF | Fig 6. Crystal oscillator block The load capacitors affect the frequency of the crystal oscillator. In Fig 6, $C_{L1}$ and $C_{L2}$ are the integrated load capacitors. $C_{P1}$ and $C_{P2}$ are the parasitic capacitors which form the packages' pads and the PCB layout. Equivalent load capacitor = $$\frac{(CL1 + CP1) \times (CL2 + CP2)}{CL1 + CP1 + CL2 + CP2}$$ Assuming that $C_{L1}=C_{L2}$ and $C_{P1}=C_{P2}$ , the equivalent load capacitor is $\frac{\mathit{CL}}{2}+\frac{\mathit{CP}}{2}$ . Choosing a crystal with a lower-load capacitor results in lower current consumption and shorter startup time. The suggested crystal parameters are shown in <u>Table 8</u>. Table 8. XTAL parameter | Crystal frequency | ESR | Load capacitor | Tolerance | |-------------------|--------|----------------|-----------| | 32 MHz | <100 Ω | <= 10 pF | <= 20 ppm | | 16 MHz | <200 Ω | <= 10 pF | <= 20 ppm | Table 9. Verified XTAL part number | Vendor | Part number | Frequency | Accuracy | Load cap | |--------|-------------------------------|-----------|----------|----------| | MURATA | XRCGB32M000F2N13R0 | 32 MHz | 10 PPM | 8 pF | | YOKE | S2016A-032000-T08-<br>BDD-YNA | 32 MHz | 10 PPM | 8 pF | ### 5.2 32.768-kHz crystal oscillator (XTAL32K) There are two low-frequency sources available for QN908x. The first is the external crystal (called XTAL32K). XTAL32K generates the clock using the external crystal with a frequency of 32.768 kHz. QN908x has also integrated load capacitors for XTAL32K and they are controlled by a 6-bit register. The load capacitors affect the frequency of XTAL32K. The range of the adjustable load capacitors is shown in Table 10. Table 10. XTAL32K integrated load capacitors parameters | Extra addition capacitor option | Capacitor for the crystal | Capacitor pre-step for each | Equivalent load capacitor | |---------------------------------|---------------------------|-----------------------------|---------------------------| | NO | 5 pF ~ 27.05 pF | 0.4 pF | 2.5 pF ~ 13.525 pF | | YES | 10 pF ~ 32.05 pF | 0.4 pF | 5 pF ~ 16.025 pF | The tolerance of the XTAL32K crystal affects the window size of the receiver, which impacts the power consumption. The suggested XTAL32K crystal parameters are shown in Table 11. Table 11. XTAL32K parameters | Crystal frequency | ESR | Load capacitor | Tolerance | |-------------------|-----------|----------------|-----------| | 32.768 kHz | < 100 k Ω | <= 13 pF | <= 50 ppm | ### 5.3 32-kHz freely running oscillator (RCO32K) RCO32K is another clock source for the low-frequency clock. RCO32K uses the internal RC oscillator circuit to generate the clock. The frequency of RCO32K is 32 kHz. To keep the RCO32K frequency around 32 kHz, calibration is enabled when the chip powers up. To calibrate the clock, the software correcting process is started. After the calibration and compensation, the tolerance of the Sleep Timer and RTC is lower than 500 ppm. RCO can also perform hardware calibration when the chip powers up and sets the clock close to 32 kHz. The chip is designed with a 22-bit counter to correct little deviations and make the RCO running around 32 kHz. Normally, RCO can offer a clock with a jitter of 150 ppm. In a long term, the RCO frequency drifts due to the temperature, voltage, and noise. It is necessary to perform the software calibration periodically to keep the Sleep Timer and RTC running in the range of 500 ppm. Considering the temperature as the only factor, the RCO has the change rate of 160 ppm/°C. ### 5.4 Clock injection Besides the internal oscillator, QN908x can also get the clock source using clock injection. For the high-frequency clock, the acceptable injection clock frequencies are 16 MHz and 32 MHz. Either a square wave or a sine wave can be injected to the chip. For the low-frequency clock, the chip accepts the 32.768-kHz clock in a square wave or a sine wave. ### 5.4.1 Square wave If using the square-wave clock injection, the register of the clock source selection must be set for the square-wave clock injection. A 1 nF cap should be added to the XTAL IN signal if using a square wave. With the square-wave clock, QN908x treats it as a digital signal and the clock must be injected from the XTAL\_IN pin of QN908x, while the XTAL\_OUT pin must be floating. The square-wave clock must have a peak-to-peak voltage range from 2.5 V to VCC. For a high frequency, the clock must be 16 MHz or 32 MHz. For a low frequency, the clock must be 32.768 kHz. Fig 7. Square wave clock injection ### 5.4.2 Sine wave If using the sine-wave clock injection, the register of the clock source selection must be set to the sine-wave clock injection and the QN908x treats it as an analog signal. While injecting the sine wave to the clock, a 1-nF capacitor must be used for AC coupling. The XTAL\_OUT pin must connect to the GND with an AC coupling capacitor. Fig 8. Sine wave clock injection The voltage of the sine wave must have the peak to peak equal to the voltage of MIN {2.5 V, VCC}. The high-frequency clock must be either 16 MHz or 32 MHz. The low-frequency clock must be 32.768 kHz. ### 5.5 Clock output QN908x supports the feature of outputting the XTAL and XTAL32K to the IO pins directly with the buffer and divider. XTAL outputs at pins PA05, PA11, PA19, and PA25. XTAL32K outputs at pins PA04, PA10, PA18, and PA24. The GPIO pins and the divider are configurable using registers. ### 6. **IOs** QN908x has a total of 35 IOs in the HVQFN package and 28 IOs in the WLCSP package. The PB00 and PB01 of both the HVQFN package and the WLCSP package are the clock input pins of the XTAL32K by default. The PB02 of both the HVQFN and WLCSP packages works in the CHIP\_MODE function by default. PA00 ~ PA31 are general IOs with seven alternate functions. By default, all general IOs are defined as GPIOs except for the SWDIO and SWCLK pins. All QN908x's IOs have integrated pull-up and pull-down resistors, the IOs can be configured as pull-up, pull-down, or high-Z. ### 6.1 Pull-up and pull-down resistors All GPIOs are set to the input function with the pull-up enabled by default after the powerup or reset. The integrated pull-up resistors have a value of roughly 100 k $\Omega$ and the pull-down resistors have a value of roughly 200 k $\Omega$ . The pull-up and pull-down resistors values may change a bit with different VCC voltages. ### 6.2 IOs drive strength There are four levels of drive strength supported by the GPIOs. An ordinary pin has the first two levels of drive strength, while PA6, PA11, PA19, PA26, and PA27 have four levels of drive strength. See <u>Table 13</u> for details. Table 13. IOs drive strength | DRV_EXTRA | DRV_CTRL[X] | Source Current [mA] | Sink Current<br>[mA] | |-----------|-------------|---------------------|----------------------| | 0 | 0 | 1.4 | 0.8 | | 0 | 1 | 5.5 | 3.1 | | 1 | 0 | 13.8 | _ | | 1 | 1 | 17.9 | _ | ### 6.2.1 Normal drive ability The normal drive ability setting lets the IO to have roughly 3.5 mA of the source current and 2.5 mA of the sink current. ### 6.2.2 High drive ability The high drive ability setting lets the IO to have roughly 13 mA of the source current and 7 mA of the sink current. ### 6.2.3 Extra-high drive ability Five of the IOs have the extra-high source current setting. PA06, PA11, PA19, PA26, and PA27 have extra-high source current. With the extra-high drive ability setting, these five IOs add an extra 26 mA of source current. # 7. Debug and program ### 7.1 Debug port ### 7.1.1 SWD QN908x supports the SWD debugging port which uses the GPIO PA22 as the SWDCLK and the GPIO PA23 as the SWDIO. The two pins should be configured as the SWD functions. Not sharing them with other functions is recommended for the system design. ### 7.1.2 ETM QN908x has an integrated ETM (Embedded Trace Macro cell) interface, which enables the capturing of instructions while the MCU is running. The ETM signals are at pins PA24, PA25, PA28, PA29, and PA30. However, PA28 is not available in the WLCSP package, so the ETM function is only supported in the HVQFN package. ### 7.2 Programing port ### 7.2.1 ISP QN908x supports the ISP function via the Flexcomm0 UART, Flexcomm3 SPI, or USB interface. The pads are from PA14 to PA17 when using the UART/SPI for ISP. To enable the ISP mode, pull down the CHIP\_MODE pin while the chip is reset. The chip is always in the ISP mode until the CHIP MODE pin is pulled high. The ISP function starts when a valid handshake is received, and it starts to receive the binary file and program the flash with a new binary file. The CHIP\_MODE pin is pull-up-enabled by default. It is recommended to keep it floating when the ISP process is finished to avoid the IO current leakage. ### 8. RF QN908x has a 2.4-GHz RF port which is shared by the receiver and the transmitter. The RF port is designed with a $50-\Omega$ impedance and the RF trace impedance connected to the Radio should be $50~\Omega$ . ### 8.1 Harmonic rejection The RF port can have some RF leakage at the harmonic frequency and may cause failure when passing certifications. Even the harmonic signal is rejected by the antenna that only has the resonance frequency of roughly 2.4 GHz (the carrier frequency). However, to make sure that the harmonic signal does not transmit to the open space, it is suggested to have a Pi circuit in front of the RF port which works as the filter to reject the undesired RF leakage. Fig 9. Harmonic frequency rejection filter Fig 10. Harmonic frequency rejection filter parameter As shown in Fig 10, the filter uses two capacitors connected to the ground in parallel and one inductor in series. The filter's 3-dB corner is at the frequency of 2908 MHz and has a 0.7-dB loss in the range from 2.4 GHz to 2.48 GHz. It has a 32-dB rejection at the second harmonic and a 44-dB rejection at the third harmonic frequency. With a filter with such parameters, the RF performance can pass the RF authentication easily. ### 8.2 Placement and layout The component placement and the RF trace layout affect the RF performance. For the best RF performance, the components must be placed as close as possible to the RF port and the RF trace must be shorted between the RF port and the feed point of the antenna or the SMA connector. The RF trace must keep a $50-\Omega$ impedance. The ground at the bottom of the RF components and the RF trace must be complete and solid. No signal trace can go under the RF components and the RF trace. All the RF components and the RF trace must be on the same layer. No vias are allowed on the RF trace. The DC-DC components must be placed close to the IDC pin and far away from the RF components and the RF trace. If using QN9083 in the WLCSP package, make the analog ground separated from the digital ground. It is better to separate the analog ground from the digital ground so that the digital noise does not interfere with the analog parts. For the WLCSP package, 3G, 1F, 3E, 3F, and 3D are the analog ground pins. 4D, 4C, 5C, 5E, and 5D are the digital pins. # 9. Reference design # 9.1 QN9080 reference design Fig 11. QN9080 with the DC-DC converter reference design schematic Fig 12. QN9080 without the DC-DC converter reference design schematic # 9.2 QN9083 reference design Fig 13. QN9083 with the DC-DC converter reference design schematic Fig 14. QN9083 without the DC-DC converter reference design schematic # 9.3 QN908x minimal BOM design Fig 15. QN908x minimal Bill of Material design schematic The BOM list of QN908x minimal Bill of Material design is shown in <u>Table 14</u>. Table 14. QN908x minimal BOM design BOM list | Reference | Part Description | Footprint | MFG | MFG Part Number | Notes | |----------------------|----------------------------------------------------------|-----------|---------|-------------------------------|---------------------------------------------------------------| | C1, C4,<br>C5,C9,C10 | Capacitor, 100 nF, X7R, ±10 %, 16 V | 0402 | Murata | GRM155R71C104K<br>A88D | _ | | C3 | Capacitor,1 μF, X5R, ±10 %, 6.3 V | 0402 | Murata | GRM155R60J105K<br>E19D | Optional <sup>1</sup> | | C11 | Capacitor,4.7 μF, X5R, ±10 %, 6.3 V | 0402 | Murata | GRM155R60J475M<br>E47D | _ | | L2 | Inductor,10 μH, ±20 %,200 mA | 0806 | Murata | LQH2MCN100M52L | Optional <sup>1</sup> | | L2 | Inductor,10 μH,20 %,200 mA | 0805 | TDK | MLZ2012M100WT0<br>00 | Alternative<br>solution <sup>3</sup><br>Optional <sup>1</sup> | | L1 | Inductor,10 μH, ±5 % 0402 | 0402 | Murata | LQG15HN10NJ02D | Optional <sup>1</sup> | | Y1 | Crystal, 32 MHz, ±10 ppm, 8 pF, 2.0 x<br>1.6 x 0.45 mm | 2016 | Murata | XRCGB32M000F2N<br>13R0 | _ | | Y1 | Crystal, 32 MHz, ±10 ppm, 8 pF, 2.0 x<br>1.6 x 0.45 mm | 2016 | YOKETAN | S2016A-032000-<br>T08-BDD-YNA | Alternative solution <sup>3</sup> | | Y2 | Crystal, 32.768 K, ±20 ppm, 12.5 pF, 2.05 x 1.2 x 0.6 mm | 2012 | EPSON | FC-12M-32.7680KA-<br>A5 | Optional <sup>2</sup> | | Y2 | Crystal, 32.768 K, ±20 ppm, 12.5 pF, 2.0 x 1.2 x 0.6 mm | 2012 | YOKETAN | S2012S-032768-12-<br>20-NA | Optional <sup>2</sup> | | U1 | IC, Bluetooth Low Energy core IC | QFN48 | NXP | QN9080 | _ | | C2 | Capacitor, 8.2 pF, C0G, ±0.25 pF, 50 V | 0402 | Murata | GRM1555C1H8R2C<br>A01D | _ | | L3 | Inductor, 3.3 nH, ±0.1 nH, 190 mA | 0402 | Murata | LQP15MN3N3B02 | _ | | C7, C8 | Capacitor, 1.8 pF, C0G, ±0.25 pF, 50 V | 0402 | Murata | GRM1555C1H1R8C<br>A01D | _ | | E1 | Meandered Inverted-F Antenna | _ | _ | _ | _ | - 1. These components can be optional according to the internal DC/DC converter being used or not. - 2. The 32.768-kHz crystal can be optional according to the RTC clock using an internal RCO or an external 32.768-kHz crystal. - 3. The alternative solution provides a second solution with a different cost and manufacturer. # 10. PCB layout ### 10.1 PCB stack-up The recommended PCB stack-up for a QN908x application is shown in Fig 16. Fig 16. PCB stack-up The PCB board is 1.0 mm in thickness and based on the standard flame retardant (FR4) material. # 10.2 QN9080 PCB layout reference Top layer Fig 17. Top layer of the QN9080 PCB layout reference design # **GND** layer Fig 18. GND layer of the QN9080 PCB layout reference design # Power layer Fig 19. Power layer of the QN9080 PCB layout reference design ### Bottom layer Fig 20. Bottom layer of the QN9080 PCB layout reference design # 10.3 QN9083 PCB layout reference Top layer Fig 21. Top layer of the QN9083 PCB layout reference design # **GND** layer Fig 22. GND layer of the QN9083 PCB layout reference design ### Power layer Fig 23. Power layer of the QN9083 PCB layout reference design ### Bottom layer Fig 24. Bottom layer of the QN9083 PCB layout reference design # 12. Contents | 1. | Introduction | | | | | |-----|---------------------------------------------------------------------------------------|------------------|--|--|--| | 2. | . System block diagram | | | | | | 3. | Pin diagram and pin mux | | | | | | | 3.1 QN9080 HVQFN48 pin diagram | | | | | | | 3.2 QN9080 QFN48 pin mux | | | | | | | 3.3 QN9083 WLCSP pin diagram | | | | | | | 3.4 QN9083 WLCSP pin mux | | | | | | 4. | Chip power supply | | | | | | →. | | | | | | | | 4.1 Power supply pins description | | | | | | | 4.2 Integrated DC-DC | | | | | | _ | 4.3 DC-DC circuit | | | | | | 5. | Clock | | | | | | | 5.1 16/32-MHz crystal oscillator (XTAL) and 32-MHz freely running oscillator (OSC32M) | | | | | | | 5.2 32.768-kHz crystal oscillator (XTAL32K) | | | | | | | 5.3 32-kHz freely running oscillator (RCO32K) | | | | | | | 5.4 Clock injection | 13 | | | | | | 5.4.1 Square wave | 13 | | | | | | 5.4.2 Sine wave | 13 | | | | | | 5.5 Clock output | | | | | | 6. | IOs | | | | | | | 6.1 Pull-up and pull-down resistors | | | | | | | 6.2 IOs drive strength | | | | | | | 6.2.1 Normal drive ability | | | | | | | 6.2.2 High drive ability | | | | | | | 6.2.3 Extra-high drive ability | | | | | | 7. | Debug and program | | | | | | ٠. | 7.1 Debug port | | | | | | | 7.1.1 SWD | | | | | | | 7.1.2 ETM | | | | | | | | | | | | | | 7.2 Programing port | | | | | | _ | 7.2.1 ISP | | | | | | 8. | RF | | | | | | | 8.1 Harmonic rejection | | | | | | | 8.2 Placement and layout | | | | | | 9. | Reference design | | | | | | | 9.1 QN9080 reference design | | | | | | | 9.2 QN9083 reference design | | | | | | | 9.3 QN908x minimal BOM design | 22 | | | | | 10. | PCB layout | 24 | | | | | | 10.1 PCB stack-up | 24 | | | | | | 10.2 QN9080 PCB layout reference | 25 | | | | | | 10.3 QN9083 PCB layout reference | | | | | | 12. | · | | | | | | 13. | Legal information | | | | | | | 13.1 Definitions | | | | | | | 13.2 Disclaimers | | | | | | | 13.3 Licenses | | | | | | | 13.4 Patents | | | | | | | 13.5 Trademarks | 34<br>3 <i>4</i> | | | | | | | | | | | # 13. Legal information ### 13.1 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. ### 13.2 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. **Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose. ### 13.3 Licenses ### Purchase of NXP <xxx> components <License statement text> ### 13.4 Patents Notice is herewith given that the subject device uses one or more of the following patents and that each of these patents may have corresponding patents in other jurisdictions. <Patent ID> — owned by <Company name> ### 13.5 Trademarks Notice: All referenced brands, product names, service names and trademarks are property of their respective owners. <Name> — is a trademark of NXP Semiconductors